# SWARNANDHRA COLLEGE OF ENGINEERING & TECHNOLOGY (AUTONOMOUS) Accredited by National Board of Accreditation, AICTE, New Delhi, Accredited by NAC with "A" Grade – 3.32 CGPA, Recognized under 2(f) & 12(B) of UGC Act 1956, Approved by AICTE, New Delhi, Permanent Affiliation to JNTUK, Kakinada Seetharampuram, W.G. DT., Narsapur-534280, (Andhra Pradesh) #### DEPARTMENT OF ROBOTICS ### TEACHING PLAN | | | ourse<br>little | Semester | Branches | Contact<br>Periods<br>/Week | Aca | demi<br>'ear | Date of<br>commenceme<br>nt of Semester | | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---------------------------------|--------------------------------------------------------------------------------------------|-----------------------------|---------------------------------|---------------------|---------------------------------------------------|--| | 23RB3T02 DIG | | OG AND<br>SITAL<br>FRONICS | III | ROBOTICS<br>ENGINEERING | 5 | 1 | 4-25 | 30.07.2024 | | | COURS | E OUTCOME | | | | | | | | | | 1 | Demonstrate the characteristics of different semiconductor diodes and its applications. [K2] | | | | | | | | | | 2 | Illustrate the Half-wave, full-wave rectifiers. [K3] | | | | | | | | | | 3 | Describe the junction transistor characteristics and biasing. [K1] | | | | | | | | | | 4 | Compare the JFET, MOSFET and MOSFET biasing [K2] | | | | | | | | | | 5 | Construct the | e logic c | ircuits and variou | is combinational | circuits [I | (3] | | | | | 6 | | | aviour of various | | | | | | | | UNIT | Outcomes /<br>Bloom's<br>Level | Topics<br>No. | | oics/Activity | | Text<br>Book /<br>Referen<br>ce | Conta<br>et<br>Hour | Mathad | | | 1 | COI: Demonstrate the characteristics of different semiconductor diodes and its applications. [K2], CO2. Illustrate the Half-wave, full-wave rectifiers. [K3] | UNIT-I Semiconductor Diodes and Its Applications | | | | | | | | | | | 1.1 | Band Structure<br>Diode Current | of p-n Junction,<br>components. | | T1, R1 | 03 | tion | | | | | 1.2 | V-I Characteris | tics of Diode | il. | T1, R1 | 01 | mima | | | | | 1.3 | Transition and of p-n junction | Diffusion capa<br>diode | citance | T1, R1 | 01 | Chalk and talk /ppt /quiz/ PBL/ Videos/ Animation | | | | | 1.4 | Avalanche brea | | | T1, R1 | 01 | | | | | | 1.5 | and characteris | 30707779675 | | T1, R1 | 02 | | | | | | 1.6 | wave, Full-w<br>Bridge-type. | vitch rectifiers -<br>ave, Center-tap<br>Analysis for d<br>IV, TUF, Effi<br>egulation etc. | o, and<br>lifferent | T1, R1 | 05 | alk and talk /ppt | | | | CO1 | 1.7 | | er analysis for | ripple . | TI, RI | 01 | Ü | | ## **SWARNANDHRA** COLLEGE OF ENGINEERING & TECHNOLOGY (AUTONOMOUS) Accredited by National Board of Accreditation, AICTE, New Delhi, Accredited by NACC with "A" Grade – 3.32 CGPA Recognized under 2(f) & 12(B) of UGC Act 1956, Approved by AICTE, New Delhi, Permanent Affiliation to JNTUK, Kakinada Seetharampuram, W.G. DT., Narsapur-534280, (Andhra Pradesh) | Content<br>beyond<br>Syllabus | | | Introduction of P-type and N-type<br>Semiconductor materials | | 01 | | | |-------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------|----|-------------------------------------------------------------|--| | | | | Total | | | 15 | | | п | CO3: Describe the junction transistor characteristics and biasing. [K1] | UNIT-II: JUNCTION TRANSISTOR CHARACTRISTICS & BIASE | | | | | | | | | 2.1 | PNP and NPN junction transistor<br>characteristics of the current flow<br>across the base regions | T1, R1 | 02 | Chalk and talk /ppt/web resources/PBL/ Videos/ Animation | | | | | 2.2 | Transistor as a device in CB, CE, and CC configurations and their characteristics | TI, RI | 02 | | | | | | 2.3 | The operating point. DC and AC load lines. | TI, RI | 01 | | | | | | 2.4 | Fixed bias and Problems | T1, R1 | 01 | | | | | | 2.5 | Collector feedback bias and problems | T1, R1 | 02 | | | | | | 2.6 | Emitter feedback bias and problems | T1, R1 | 01 | | | | | | 2.7 | Stabilization, various stabilization circuits, transistor as a switch | T1, R1 | 02 | | | | Content<br>beyond<br>Syllabus | 603 | | Identification of diode and transistor terminals | | 01 | 27111 | | | | | Total | | 12 | | | | | | CO 4: Compare the JFET, MOSFET and MOSFET biasing [K2] | UNIT-III: JFET and MOSFET | | | | | | | | | 3.1 | Types, construction, operation, characteristics, parameters of JFET. | T1, R1 | 03 | Chalk and talk /ppt/web resources/PBL/<br>Videos/ Animation | | | ш | | 3.2 | MOSFET construction, characteristics<br>and comparative study of<br>enhancement and depletion MOSFET. | T1, R1 | 02 | | | | | | 3.3 | Comparison between JFET and MOSFET. | T1, R1 | 01 | | | | | | 3.4 | Biasing, introduction, fixed bias<br>configuration, self bias configuration,<br>voltage divider biasing and<br>stabilization, relevant problems. | Ti, Ri | 04 | Chalk and tal | | | Content<br>beyond<br>Sylinbus | | | Applications of JFET and MOSFETs | | 01 | | | | otal | | | | | | 11 | | ## **SWARNANDHRA** COLLEGE OF ENGINEERING & TECHNOLOGY (AUTONOMOUS) Accredited by National Board of Accreditation, AICTE, New Delhi, Accredited by NAAC with "A" Grade — 3.32 CGPA Recognized under 2(f) & 12(B) of UGC Act 1956, Approved by AICTE, New Delhi, Permanent Affiliation to JNTUK, Kakinada Seetharampuram, W.G. DT., Narsapur-534280, (Andhra Pradesh) | | | | UNIT-IV: COMBINATIONAL LO | GIC CIF | CUITS | 3 | | |-------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------|-------|-------------------------------------------------------------|--| | IV | CO5: Construct the logic circuits and various combination al circuits [K3] | 4.1 | Priority encoders | T2, T3 | 01 | Chalk and talk /ppt/web resources/videos | | | | | 4.2 | Decoders | T2, T3 | 01 | | | | | | 4.3 | Multiplexers | T2, T3 | 01 | | | | | | 4.4 | Demultiplexers | T2, T3 | 01 | | | | | | 4.5 | Realization of Boolean function using decoders and multiplexers | T2, T3 | 03 | | | | | | 4.6 | Memory devices: Random access<br>memory, Read only memory,<br>Programmable Read only memory. | T2, T3 | 02 | | | | | | 4.7 | Programmable logic devices –<br>Programmable logic array | T2, T3 | 01 | | | | | | 4.8 | Programmable array logic | T2, T3 | 01 | | | | Content<br>beyond<br>Syllabus | | | Memory devices in a personal computer | | 01 | | | | | | | | Total | | 12 | | | | he us | UNIT-V: SEQUENTIAL LOGIC CIRCUITS | | | | | | | | CO 6: Demonstrate the behaviour of various sequential circuits. [K2] | 5.1 | Latches, Flip-Flops - RS flip-flop | T2, T3 | 02 | To an | | | v | | 5.2 | JK flip-flop, Master-Slave JK flip-flop | T2, T3 | 02 | Chalk and talk /ppt/web resources/PBL/<br>Videos/ Animation | | | | | 5.3 | D-type and T-type flip-flops | T2, T3 | 02 | | | | | | 5.4 | Flip-flop Conversions | T2, T3 | 02 | | | | | | 5.5 | Asynchronous and synchronous counters | T2, T3 | 02 | talk /ppt/web resor | | | | CO 6<br>behavi<br>sequen | 5.6 | Shift Registers – SISO, SIPO, PISO, PIPO | T2, T3 | 01 | and talk | | | Content<br>beyond<br>Syllabus | 1-12000-200 | | Hands on experience – Lab equipment demonstration | | 01 | Chalk | | | | | | | Total | | 12 | | | | | | | | | 62 | | | Text Bo | oks: | | | | | | | | Sl. No. | | | CTITLE, EDITION, PUBLISHER, YEAR | | | | | | Tl | Publicatio | J. Millman & C. Halkias – 'Electronic devices & Circuits' – Tata McGraw Hill Publication – II Edition, 2003 (Units – 1, 2, 3) | | | | | | | T2 | | Pulse Digital and Switching Waveforms – J. Millman and H. Taub, McGraw-Hill, II<br>Edition, 1991. (Units – 4, 5) | | | | | | | T3 | M. Morris | M. Morris Mano, "Digital Design", 4th Edition, Prentice Hall of India Pvt. Ltd., 2008 / Pearson Education (Singapore) Pvt. Ltd., New Delhi, 2003. | | | | | | ## SWARNANDHRA COLLEGE OF ENGINEERING & TECHNOLOGY (AUTONOMOUS) Accredited by National Board of Accreditation, AICTE, New Delhi, Accredited by NAAC with "A" Grade – 3.32 CGPA Recognized under 2(f) & 12(B) of UGC Act 1956, Approved by AICTE, New Delhi, Permanent Affiliation to JNTUK, Kakinada Seetharampuram, W.G.DT., Narsapur-534280, (Andhra Pradesh) | e Books: | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | D. AUTHORS, BOOK TITLE, EDITION, PUBLISHER, YEAR OF PUBLICATION | | | | | | | | Sanjeev Gupta - 'Electronic devices & circuits' - Dhanpat Rai Publication. IV Edition, 2012. | | | | | | | | A. Anand Kumar - Pulse and Digital Circuits, PHI IV Edition, 2005. | | | | | | | | John F. Wakerly, "Digital Design", Fourth Edition, Pearson / PHI, 2008. | | | | | | | | John. M Yarbrough, "Digital Logic Applications and Design", Thomson Learning, 2006 | | | | | | | | ails | | | | | | | | https://en.wikipedia.org/wiki/Diode https://en.wikipedia.org/wiki/MOSFET https://study.com/academy/lesson/basic-combinational-circuits-types-examples.html https://en.wikipedia.org/wiki/Sequential_logic | | | | | | | | | | | | | | | | | | Name | Signature with Date | |------|-----------------------|---------------------------|---------------------| | i. | Faculty | Mr. V. KRANTHI KUMAR | Meiner | | ii. | Course Coordinator | Mr. V. KRANTHI KUMAR | Meiner | | iii. | Module Coordinator | Dr. M FRANCIS LUTHER KING | Lughurty | | iv. | Programme Coordinator | Dr. A. GOPI CHAND | And | Principal